Zephyr API 3.6.99
Loading...
Searching...
No Matches
stm32f410_clock.h File Reference

Go to the source code of this file.

Macros

#define DCKCFGR_REG   0x8C
 RCC_DCKCFGR register offset.
 
#define DCKCFGR2_REG   0x94
 
#define CKDFSDM2A_SEL(val)
 Device domain clocks selection helpers.
 
#define CKDFSDM1A_SEL(val)
 
#define SAI1A_SEL(val)
 
#define SAI1B_SEL(val)
 
#define I2S1_SEL(val)
 
#define I2S2_SEL(val)
 
#define CKDFSDM_SEL(val)
 
#define I2CFMP1_SEL(val)
 DCKCFGR2 devices.
 
#define CK48M_SEL(val)
 
#define SDIO_SEL(val)
 
#define LPTIM1_SEL(val)
 

Macro Definition Documentation

◆ CK48M_SEL

#define CK48M_SEL ( val)
Value:
#define STM32_CLOCK(val, mask, shift, reg)
STM32 clock configuration bit field.
Definition stm32c0_clock.h:54
#define DCKCFGR2_REG
Definition stm32f410_clock.h:11

◆ CKDFSDM1A_SEL

#define CKDFSDM1A_SEL ( val)
Value:
#define DCKCFGR_REG
RCC_DCKCFGR register offset.
Definition stm32f410_clock.h:10

◆ CKDFSDM2A_SEL

#define CKDFSDM2A_SEL ( val)
Value:

Device domain clocks selection helpers.

DCKCFGR devices

◆ CKDFSDM_SEL

#define CKDFSDM_SEL ( val)
Value:

◆ DCKCFGR2_REG

#define DCKCFGR2_REG   0x94

◆ DCKCFGR_REG

#define DCKCFGR_REG   0x8C

RCC_DCKCFGR register offset.

◆ I2CFMP1_SEL

#define I2CFMP1_SEL ( val)
Value:

DCKCFGR2 devices.

◆ I2S1_SEL

#define I2S1_SEL ( val)
Value:

◆ I2S2_SEL

#define I2S2_SEL ( val)
Value:

◆ LPTIM1_SEL

#define LPTIM1_SEL ( val)
Value:

◆ SAI1A_SEL

#define SAI1A_SEL ( val)
Value:

◆ SAI1B_SEL

#define SAI1B_SEL ( val)
Value:

◆ SDIO_SEL

#define SDIO_SEL ( val)
Value: